

# ICM7170

August 1997

## Microprocessor-Compatible, Real-Time Clock

#### Features

- 8-Bit, μP Bus Compatible
  - Multiplexed or Direct Addressing
- Regulated Oscillator Supply Ensures Frequency Stability and Low Power
- Time From 1/100 Seconds to 99 Years
- Software Selectable 12/24 Hour Format
- Latched Time Data Ensures No Roll Over During Read
- Full Calendar with Automatic Leap Year Correction
- On-Chip Battery Backup Switchover Circuit
- · Access Time Less than 300ns
- 4 Programmable Crystal Oscillator Frequencies Over Industrial Temperature Range
- 3 Programmable Crystal Oscillator Frequencies Over Military Temperature Range
- . On-Chip Alarm Comparator and RAM
- Interrupts from Alarm and 6 Selectable Periodic Intervals
- Standby Micro-Power Operation: 1.2μA Typical at 3.0V and 32kHz Crystal

## **Applications**

- Portable and Personal Computers
- Data Logging
- Industrial Control Systems
- · Point Of Sale

## **Ordering Information**

| PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE     | PKG.<br>NO. |
|-------------|---------------------|-------------|-------------|
| ICM7170IPG  | -40 to 85           | 24 Ld PDIP  | E24.6       |
| ICM7170IDG  | -40 to 85           | 24 Ld SBDIP | D24.6       |
| ICM7170IBG  | -40 to 85           | 24 Ld SOIC  | M24.3       |
| ICM7170MDG  | -55 to 125          | 24 Ld SBDIP | D24.6       |
| ICM7170AIPG | -40 to 85           | 24 Ld PDIP  | E24.6       |
| ICM7170AIDG | -40 to 85           | 24 Ld SBDIP | D24.6       |
| ICM7170AIBG | -40 to 85           | 24 Ld SOIC  | M24.3       |
| ICM7170AMDG | -55 to 125          | 24 Ld SBDIP | D24.6       |

NOTE: "A" Parts Screened to <5μA ISTBY at 32kHz.

## Description

The ICM7170 real time clock is a microprocessor bus compatible peripheral, fabricated using Harris' silicon gate CMOS LSI process. An 8-bit bidirectional bus is used for the data I/O circuitry. The clock is set or read by accessing the 8 internal separately addressable and programmable counters from  $^{1}/_{100}$  seconds to years. The counters are controlled by a pulse train divided down from a crystal oscillator circuit, and the frequency of the crystal is selectable with the onchip command register. An extremely stable oscillator frequency is achieved through the use of an on-chip regulated power supply.

The device access time ( $t_{ACC}$ ) of 300ns eliminates the need for wait states or software overhead with most microprocessors. Furthermore, an ALE (Address Latch Enable) input is provided for interfacing to microprocessors with a multiplexed address/data bus. With these two special features, the ICM7170 can be easily interfaced to any available microprocessor.

The ICM7170 generates two types of interrupts, periodic and alarm. The periodic interrupt (100Hz, 10Hz, etc.) can be programmed by the internal interrupt control register to provide 6 different output signals. The alarm interrupt is set by loading an on-chip 51-bit RAM that activates an interrupt output through a comparator. The alarm interrupt occurs when the real time counter and alarm RAM time are equal. A status register is available to indicate the interrupt source.

An on-chip Power Down Detector eliminates the need for external components to support the battery back-up function. When a power down or power failure occurs, internal logic switches the on-chip counters to battery back-up operation. Read/write functions become disabled and operation is limited to time-keeping and interrupt generation, resulting in low power consumption.

Internal latches prevent clock roll-over during a read cycle. Counter data is latched on the chip by reading the 100th-seconds counter and is held indefinitely until the counter is read again, assuring a stable and reliable time value.



#### ICM7170

#### **Absolute Maximum Ratings Thermal Information** Thermal Resistance (Typical, Note 3) $\theta_{JA}$ (°C/W) $\theta_{JC}$ (°C/W) 65 N/A Storage Temperature Range . . . . . . . . . -65°C to 150°C 60 18 N/A Input Voltage (Any Terminal) (Note 2) $\dots$ V<sub>DD</sub> +0.3V to V<sub>SS</sub> -0.3V Maximum Junction Temperature

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

- 1.  $T_A = 25^{\circ}C$ .
- Due to the SCR structure inherent in the CMOS process, connecting any terminal at voltages greater than V<sub>DD</sub> or less than V<sub>SS</sub> may cause
  destructive device latchup. For this reason, it is recommended that no inputs from external sources not operating on the same power supply be
  applied to the device before its supply is established, and that in multiple supply systems, the supply to the ICM7170 be turned on first.
- 3.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

## **DC Electrical Specifications** $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ , $V_{DD} + 5\text{V} \pm 10\%$ , $V_{BACKUP} V_{DD}$ , $V_{SS} = 0\text{V}$ Unless Otherwise Specified All $I_{DD}$ specifications include all input and output leakages (ICM7170 and ICM7170A)

| PARAMETER                                                                 | ONS                                                                                                                        | MIN      | TYP | MAX | UNITS                 |    |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------|-----|-----|-----------------------|----|
| V <sub>DD</sub> Supply Range, V <sub>DD</sub>                             | f <sub>OSC</sub> = 32kHz                                                                                                   |          | 1.9 | -   | 5.5                   | V  |
|                                                                           | f <sub>OSC</sub> = 1, 2, 4MHz                                                                                              |          | 2.6 | -   | 5.5                   | V  |
| Standby Current, I <sub>STBY(1)</sub>                                     | f <sub>OSC</sub> = 32kHz<br>Pins 1 - 8,15 - 22 and 24 = V <sub>DD</sub>                                                    | ICM7170  | -   | 1.2 | 20.0                  | μА |
|                                                                           | V <sub>DD</sub> = V <sub>SS</sub> ;<br>V <sub>BACKUP</sub> = V <sub>DD</sub> - 3.0V<br>For ICM7170A<br>See General Notes 5 | ICM7170A | -   | 1.2 | 5.0                   | μА |
| Standby Current, I <sub>STBY</sub> (2)                                    | $f_{OSC} = 4\text{MHz}$ $\text{Pins 1 - 8,15 - 22 and 24} = V_{DD}$ $V_{DD} = V_{SS};$ $V_{BACKUP} = V_{DD} - 3.0V$        |          | -   | 20  | 150                   | μА |
| Operating Supply Current, I <sub>DD(1)</sub>                              | f <sub>OSC</sub> = 32kHz<br>Read/Write Operation at 100Hz                                                                  |          | -   | 0.3 | 1.2                   | mA |
| Operating Supply Current, I <sub>DD(2)</sub>                              | f <sub>OSC</sub> = 32kHz<br>Read/Write Operation at 1MHz                                                                   |          | -   | 1.0 | 2.0                   | mA |
| Input Low Voltage<br>(Except Osc.), V <sub>IL</sub>                       | V <sub>DD</sub> = 5.0V                                                                                                     |          | -   | -   | 0.8                   | V  |
| Input High Voltage<br>(Except Osc.), V <sub>IH</sub>                      | V <sub>DD</sub> = 5.0V                                                                                                     |          | 2.4 | -   | -                     | V  |
| Output Low Voltage<br>(Except Osc.), V <sub>OL</sub>                      | I <sub>OL</sub> = 1.6mA                                                                                                    |          | -   | -   | 0.4                   | V  |
| Output High Voltage Except<br>INTERRUPT<br>(Except Osc.), V <sub>OH</sub> | Ι <sub>ΟΗ</sub> = -400μΑ                                                                                                   |          | 2.4 | -   | -                     | V  |
| Input Leakage Current, I <sub>IL</sub>                                    | $V_{IN} = V_{DD}$ or $V_{SS}$                                                                                              |          | -10 | 0.5 | +10                   | μΑ |
| Three-State Leakage Current (D0 - D7), I <sub>OL</sub> (1)                | $V_O = V_{DD}$ or $V_{SS}$                                                                                                 |          | -10 | 0.5 | +10                   | μА |
| Backup Battery Voltage,<br>VBATTERY                                       | f <sub>OSC</sub> = 1, 2, 4MHz                                                                                              |          | 2.6 | -   | V <sub>DD</sub> - 1.3 | V  |
| Backup Battery Voltage,<br>VBATTERY                                       | f <sub>OSC</sub> = 32kHz                                                                                                   |          | 1.9 | -   | V <sub>DD</sub> - 1.3 | V  |

## ICM7170

**DC Electrical Specifications**  $T_A = -40^{\circ}\text{C}$  to 85°C,  $V_{DD}$  +5V ±10%,  $V_{BACKUP}$   $V_{DD}$ ,  $V_{SS}$  = 0V Unless Otherwise Specified All I<sub>DD</sub> specifications include all input and output leakages (ICM7170 and ICM7170A) (Contin-

| PARAMETER                             | TEST CONDITIONS |   |     | TYP | MAX | UNITS |
|---------------------------------------|-----------------|---|-----|-----|-----|-------|
| Leakage Current INTERRUPT, IOL(2)     | $V_O = V_{DD}$  | - | 0.5 | 10  | μА  |       |
| Capacitance D0 - D7, C <sub>I/O</sub> |                 |   | -   | 8   | -   | pF    |
| Capacitance A0 - A4, CADDRESS         |                 |   | -   | 6   | -   | pF    |

**AC Electrical Specifications**  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ ,  $V_{DD} = +5\text{V} \pm 10\%$ ,  $V_{BACKUP} = V_{DD}$ ,

D0 - D7 Load Capacitance = 150pF,  $V_{IL}$  = 0.4V,  $V_{IH}$  = 2.8V, Unless Otherwise Specified

| PARAMETER                                      | MIN | MAX | UNITS |
|------------------------------------------------|-----|-----|-------|
| READ CYCLE TIMING                              | ·   |     |       |
| READ to DATA Valid, t <sub>RD</sub>            | -   | 250 | ns    |
| ADDRESS Valid to DATA Valid, tACC              | -   | 300 | ns    |
| READ Cycle Time, t <sub>CYC</sub>              | 400 | -   | ns    |
| Read High Time, t <sub>RH</sub>                | 150 | -   | ns    |
| RD High to Bus Three-State, t <sub>RH</sub>    | -   | 25  | ns    |
| ADDRESS to READ Set Up Time, t <sub>AS</sub>   | 50  | -   | ns    |
| ADDRESS HOLD Time After READ, tAR              | 0   | -   | ns    |
| WRITE CYCLE TIMING                             | •   |     |       |
| ADDRESS Valid to WRITE Strobe, t <sub>AD</sub> | 50  | -   | ns    |
| ADDRESS Hold Time for WRITE, t <sub>WA</sub>   | 0   | -   | ns    |
| WRITE Pulse Width, Low, t <sub>WL</sub>        | 100 | -   | ns    |
| WRITE High Time, t <sub>WH</sub>               | 300 | -   | ns    |
| DATA IN to WRITE Set Up Time, t <sub>DW</sub>  | 100 | -   | ns    |
| DATA IN Hold Time After WRITE, t <sub>WD</sub> | 30  | -   | ns    |
| WRITE Cycle Time, t <sub>CYC</sub>             | 400 | -   | ns    |
| MULTIPLEXED MODE TIMING                        | •   | •   | •     |
| ALE Pulse Width, High, t <sub>LL</sub>         | 50  | -   | ns    |
| ADDRESS to ALE Set Up Time, t <sub>AL</sub>    | 30  | -   | ns    |
| ADDRESS Hold Time After ALE, t <sub>LA</sub>   | 30  | -   | ns    |

## **Timing Diagrams** ADDRESS VALID, $\overline{\text{CS}}$ LOW A0 - A4, CS ← tas → tCYC $\overline{RD}$ **OUTPUT DATA VALID** D0 - D7 t<sub>RX</sub> tACC FIGURE 1. READ CYCLE TIMING FOR NON-MULTIPLEXED BUS (ALE = $V_{IH}$ , $\overline{WR}$ = $V_{IH}$ ) A0 - A4, CS ADDRESS VALID, CS LOW - tcyc- $\overline{\mathbf{WR}}$ $t_{DW}$ $t_{WD}$ D0 - D7 **INPUT DATA VALID** FIGURE 2. WRITE CYCLE TIMING FOR NON-MULTIPLEXED BUS (ALE = $V_{IH}$ , $\overline{RD}$ = $V_{IH}$ ) ADDRESS VALID, CS LOW OUTPUT DATA VALID A0 - A4, D0 - D7, CS tLA t<sub>AR</sub> · ALE $\overline{RD}$ FIGURE 3. READ CYCLE TIMING FOR MULTIPLEXED BUS ( $\overline{WR}$ = $V_{IH}$ )

## Timing Diagrams (Continued)



FIGURE 4. WRITE CYCLE TIMING FOR MULTIPLEXED BUS ( $\overline{RD} = V_{IH}$ )

## Pin Descriptions

| SIGNAL                | PIN NUMBER | SOIC<br>PIN NUMBER | DESCRIPTION                |
|-----------------------|------------|--------------------|----------------------------|
| WR                    | 1          | 19                 | Write Input                |
| ALE                   | 2          | 20                 | Address Latch Enable Input |
| CS                    | 3          | 21                 | Chip Select Input          |
| A4-A0                 | 4 - 8      | 22 - 2             | Address Inputs             |
| OSC OUT               | 9          | 3                  | Oscillator Output          |
| OSC IN                | 10         | 4                  | Oscillator Input           |
| INT SOURCE            | 11         | 5                  | Interrupt Source           |
| INTERRUPT             | 12         | 6                  | Interrupt Output           |
| V <sub>SS</sub> (GND) | 13         | 7                  | Digital Common             |
| VBACKUP               | 14         | 8                  | Battery Negative Side      |
| D0 - D7               | 15 - 22    | 9 - 16             | Data I/O                   |
| V <sub>DD</sub>       | 23         | 17                 | Positive Digital Supply    |
| RD                    | 24         | 18                 | Read Input                 |

TABLE 1. COMMAND REGISTER FORMAT

|     | COMMAND REGISTER ADDRESS (10001b, 11h) WRITE-ONLY |                     |                     |          |                      |                      |                      |  |  |  |  |
|-----|---------------------------------------------------|---------------------|---------------------|----------|----------------------|----------------------|----------------------|--|--|--|--|
| D7  | D7 D6 D5 D4 D3 D2 D1 D0                           |                     |                     |          |                      |                      |                      |  |  |  |  |
| n/a | n/a                                               | Normal/Test<br>Mode | Interrupt<br>Enable | Run/Stop | 12/24 Hour<br>Format | Crystal<br>Frequency | Crystal<br>Frequency |  |  |  |  |

TABLE 2. COMMAND REGISTER BIT ASSIGNMENTS

| D5 | TEST BIT    | D4 | INTERRUPT<br>ENABLE | D3 | RUN/STOP | JN/STOP D2 FO |              | D1 | D0 | CRYSTAL<br>FREQUENCY |
|----|-------------|----|---------------------|----|----------|---------------|--------------|----|----|----------------------|
| 0  | Normal Mode | 0  | Interrupt disabled  | 0  | Stop     | 0             | 12-Hour Mode | 0  | 0  | 32.768kHz            |
| 1  | Test Mode   | 1  | Interrupt enable    | 1  | Run      | 1             | 24-Hour Mode | 0  | 1  | 1.048576MHZ          |
|    |             |    |                     |    |          |               |              |    | 0  | 2.097152MHz          |
|    |             |    |                     |    |          |               |              | 1  | 1  | 4.194304MHz          |

TABLE 3. ADDRESS CODES AND FUNCTIONS

|    |    | ADE | RESS | ;  |     |                                       |    |    |    | DA | TA |    |    |    |        |
|----|----|-----|------|----|-----|---------------------------------------|----|----|----|----|----|----|----|----|--------|
| A4 | А3 | A2  | Al   | A0 | HEX | FUNCTION                              | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | VALUE  |
| 0  | 0  | 0   | 0    | 0  | 00  | Counter-1/100 seconds                 | -  |    |    |    |    |    |    |    | 0 - 99 |
| 0  | 0  | 0   | 0    | 1  | 01  | Counter-hours                         | -  | -  | -  |    |    |    |    |    | 0 - 23 |
|    |    |     |      |    |     | 12 Hour Mode                          | †  | -  | -  | -  |    |    |    |    | 1 - 12 |
| 0  | 0  | 0   | 1    | 0  | 02  | Counter-minutes                       | -  | -  |    |    |    |    |    |    | 0 - 59 |
| 0  | 0  | 0   | 1    | 1  | 03  | Counter-seconds                       | -  | -  |    |    |    |    |    |    | 0 - 59 |
| 0  | 0  | 1   | 0    | 0  | 04  | Counter-month                         | -  | -  | -  | -  |    |    |    |    | 1 - 12 |
| 0  | 0  | 1   | 0    | 1  | 05  | Counter-date                          | -  | -  | -  |    |    |    |    |    | 1 - 31 |
| 0  | 0  | 1   | 1    | 0  | 06  | Counter-year                          | -  |    |    |    |    |    |    |    | 0 - 99 |
| 0  | 0  | 1   | 1    | 1  | 07  | Counter-day of week                   | -  | -  | -  | -  | -  |    |    |    | 0 - 6  |
| 0  | 1  | 0   | 0    | 0  | 08  | RAM-1/100 seconds                     | М  |    |    |    |    |    |    |    | 0 - 99 |
| 0  | 1  | 0   | 0    | 1  | 09  | RAM-hours                             | -  | М  | -  |    |    |    |    |    | 0 - 23 |
|    |    |     |      |    |     | 12 Hour Mode                          | †  | М  | -  | -  |    |    |    |    | 1 - 12 |
| 0  | 1  | 0   | 1    | 0  | 0A  | RAM-minutes                           | М  | -  |    |    |    |    |    |    | 0 - 59 |
| 0  | 1  | 0   | 1    | 1  | 0B  | RAM-seconds                           | М  | -  |    |    |    |    |    |    | 0 - 59 |
| 0  | 1  | 1   | 0    | 0  | 0C  | RAM-month                             | М  | -  | -  | -  |    |    |    |    | 1 - 12 |
| 0  | 1  | 1   | 0    | 1  | 0D  | RAM-date                              | М  | -  | -  |    |    |    |    |    | 1 - 31 |
| 0  | 1  | 1   | 1    | 0  | 0E  | RAM-year                              | М  |    |    |    |    |    |    |    | 0 - 99 |
| 0  | 1  | 1   | 1    | 1  | 0F  | RAM-day of week                       | М  | -  | -  | -  | -  |    |    |    | 0 - 6  |
| 1  | 0  | 0   | 0    | 0  | 10  | Interrupt Status and Mask<br>Register | +  |    |    |    |    |    |    |    |        |
| 1  | 0  | 0   | 0    | 1  | 11  | Command register                      | -  | -  |    |    |    |    |    |    |        |

#### NOTES:

TABLE 4. INTERRUPT AND STATUS REGISTERS FORMAT

|                          | INTERRUPT MASK REGISTER ADDRESS (10000b, 10h) WRITE-ONLY              |            |           |           |                |           |    |  |  |  |
|--------------------------|-----------------------------------------------------------------------|------------|-----------|-----------|----------------|-----------|----|--|--|--|
| D7                       | D6                                                                    | D5         | D0        |           |                |           |    |  |  |  |
| NOT USED                 | DAY                                                                   | HOUR       | 1/100 SEC | ALARM     |                |           |    |  |  |  |
|                          | ← Periodic Interrupt Mask Bits →                                      |            |           |           |                |           |    |  |  |  |
|                          | INTERRU                                                               | IPT STATUS | REGISTER  | ADDRESS ( | 10000b, 10h) F | READ-ONLY |    |  |  |  |
| D7                       | D6                                                                    | D5         | D4        | D3        | D2             | D1        | D0 |  |  |  |
| GLOBAL INTERRUPT         | ALARM                                                                 |            |           |           |                |           |    |  |  |  |
| Periodic and Alarm Flags | c and Alarm Flags $\leftarrow$ Periodic Interrupt Flags $\rightarrow$ |            |           |           |                |           |    |  |  |  |

Addresses 10010 to 11111 (12h to 1Fh) are unused. '+' Unused bit for interrupt Mask Register, MSB bit for interrupt Status Register.

<sup>&#</sup>x27;-' Indicates unused bits.

<sup>&#</sup>x27;†' AM/PM indicator bit in 12 hour format Logic "0" indicates AM, logic "1" indicates PM. 'M' Alarm compare for particular counter will be enabled if bit is set to logic "0".

### **Detailed Description**

#### Oscillator

The ICM7170 has an onboard CMOS Pierce oscillator with an internally regulated voltage supply for maximum accuracy, stability, and low power consumption. It operates at any of four popular crystal frequencies: 32.768kHz, 1.046576MHz, 2.097152MHz, and 4.194304MHz (Note 1). The crystal should be designed for the parallel resonant mode of oscillation. In addition to the crystal, 2 or 3 load capacitors are required, depending on the circuit topology used.

The oscillator output is divided down to 4000Hz by one of four divider ratios, determined by the two frequency selection bits in the Command Register (D0 and D1 at address 11H). This 4000Hz is then divided down to 100Hz, which is used as the clock for the counters.

Time and calendar information is provided by 8 consecutive, programmable counters: 100ths of, seconds, minutes, hours, day of week, date, month, and year. The data is in binary format with 8 bits per digit. See Table 3 for address information. Any unused bits are held to a logic "0" during a read and ignored during a write operation.

#### NOTE:

1. 4.94304MHz is not available over military temperature range.

#### **Alarm Compare RAM**

On the chip are 51 bits of Alarm Compare RAM grouped into words of different lengths. These are used to store the time, ranging from 10ths of seconds to years, for comparison to the real-time counters. Each counter has a corresponding RAM word. In the Alarm Mode an interrupt is generated when the current time is equal to the alarm time. The RAM contents are compared to the counters on a word by word basis. If a comparison to a particular counter is unnecessary, then the appropriate 'M' bit in Compare RAM should be set to logic "1".

The 'M' bit, referring to Mask bit, causes a particular RAM word to be masked off or ignored during a compare. Table 3 shows addresses and Mask bit information.

#### **Periodic Interrupts**

The interrupt output can be programmed for 6 periodic signals: 100Hz, 10Hz, once per second, once per minute, once per hour, or once per day. The 100Hz and 10Hz interrupts have instantaneous errors of  $\pm 2.5\%$  and  $\pm 0.15\%$  respectively. This is because non-integer divider circuitry is used to generate these signals from the crystal frequency, which is a power of 2. The time average of these errors over a 1 second period, however, is zero. Consequently, the 100Hz or 10Hz interrupts are not suitable as an aid in tuning the oscillator; the 1 second interrupt must be used instead.

See General Notes, Note 6.

The periodic interrupts can occur concurrently and in addition to alarm interrupts. The periodic interrupts are controlled by bits in the interrupt mask register, and are enabled by setting the appropriate bit to a "1" as shown in Table 4. Bits D1 through D6 in the mask register, in conjunction with bits D1 through D6 of the status register, control the generation of interrupts according to Figure 5.

The interrupt status register, when read, indicates the cause of the interrupt and resets itself on the rising edge of the RD signal. When any of the counters having a corresponding bit in the status register increments, that bit is set to a "1" regardless of whether the corresponding bit in the interrupt mask register is set or not.

Consequently, when the status register is read it will always indicate which counters have increments and if an alarm compare occurred, since the last time it was read. This requires some special software considerations. If a slow interrupt is enabled (i.e. hourly or daily), the program must always check the slowest interrupt that has been enabled first, because all the other lower order bits in the status register will be set to "1" as well.

Bit D7 is the global interrupt bit, and when set to a "1", indicates that the ICM7170 did indeed generate a hardware interrupt. This is useful when other interrupting devices in addition to the ICM7170 are attached to the system microprocessor, and all devices must be polled to determine which one generated the interrupt.

See General Notes, Note 6.



FIGURE 5. INTERRUPT OUTPUT CIRCUIT

#### **Interrupt Operation**

The Interrupt Output N-channel MOSFET (Figure 4) is enabled whenever both the Interrupt Enable bit (D4 of the Command Register) and a mask bit (D0 - D6 of the Interrupt Mask Register) are set. The transistor is turned ON when a flag bit is set that corresponds to one of the set mask bits. This also sets the Global Interrupt Flag Bit (D7 of the Interrupt Status Register). It is turned OFF when the Interrupt Status Register is read. An interrupt can occur in both the operational and standby modes of operation.

Since system power is usually applied between  $V_{DD}$  and  $V_{SS}$ , the user can connect the Interrupt Source (pin 11) to  $V_{SS}$ . This allows the Interrupt Output to turn on only while system powers applied and will not be pulled to  $V_{SS}$  during standby operation. If interrupts are required only during standby operation, then the interrupt source pin should be connected to the battery's negative side ( $V_{BACKUP}$ ). In this configuration, for example, the interrupt could be used to turn on power for a cold boot.

#### **Power Down Detector**

The ICM7170 contains an on-chip power down detector that eliminates the need for external components to support the battery-backup switchover function, as shown in Figure 6. Whenever the voltage from the V<sub>SS</sub> pin to the V<sub>BACKUP</sub> pin is less than approximately 1.0V (the V<sub>TH</sub> of the N-channel MOSFET), the data bus I/O buffers in the ICM7170 are automatically disabled and the chip cannot be read or written to. This prevents random data from the microprocessor being written to the clock registers as the power supply is going down.

Actual switchover to battery operation occurs when the voltage on the  $V_{BACKUP}$  pin is within  $\pm 50 \text{mV}$  of  $V_{SS}$ . This switchover uncertainty is due to the offset voltage of the CMOS comparator that is used to sense the battery voltage. During

battery backup, device operation is limited to timekeeping and interrupt generation only, thus achieving micro- power current drain. If an external battery-backup switch-over circuit is being used with the ICM7170, or if standby battery operation is not required, the  $V_{BACKUP}$  pin should be pulled up to  $V_{DD}$  through a 2K resistor.

#### **Time Synchronization**

Time synchronization is achieved through bit D3 of the Command Register, which is used to enable or disable the 100Hz clock from the counters. A logic "1" allows the counters to function and a logic "0" disables the counters. To accurately set the time, a logic "0" should be written into D3 and then the desired times entered into the appropriate counters. The clock is then started at the proper time by writing a logic "1" into D3 of the Command Register.

#### **Latched Data**

To prevent ambiguity while the processor is gathering data from the registers, the ICM7170 incorporates data latches and a transparent transition delay circuit.

By accessing the 100ths of seconds counter an internal store signal is generated and data from all the counters is transferred into a 36-bit latch. A transition delay circuit will delay a 100Hz transition during a READ cycle. The data stored by the latches is then available for further processing until the 100ths of seconds counter is read again. If a  $\overline{\text{RD}}$  signal is wider than 0.01s, 100Hz counts will be ignored.

#### **Control Lines**

The  $\overline{RD}$ ,  $\overline{WR}$ , and  $\overline{CS}$  signals are active low inputs. Data is placed on the bus from counters or registers when  $\overline{RD}$  is a logic "0". Data is transferred to counters or registers when  $\overline{WR}$  is a logic "0".  $\overline{RD}$  and  $\overline{WR}$  must be accompanied by a



FIGURE 6. SIMPLIFIED ICM7170 BATTERY BACKUP CIRCUIT

logical "0"  $\overline{CS}$  as shown in Figures 2 and 3. The ICM7170 will also work satisfactorily with  $\overline{CS}$  grounded. In this mode, access to the ICM7170 is controlled by  $\overline{RD}$  and  $\overline{WR}$  only.

With the ALE (Address Latch Enable) input, the ICM7170 can be interfaced directly to microprocessors that use a multiplexed address/data bus by connecting the address lines A0 - A4 to the data lines D0 - D4. To address the chip, the address is placed on the bus and ALE is strobed. On the falling edge, the address and  $\overline{\text{CS}}$  information is read into the address latch and buffer.  $\overline{\text{RD}}$  and  $\overline{\text{WR}}$  are used in the same way as on a non-multiplexed bus. If a non-multiplexed bus is used, ALE should be connected to  $V_{DD}$ .

#### **Test Mode**

The test mode is entered by setting D5 of the Command Register to a logic "1". This connects the 100Hz counter directly to the oscillator's output.

#### **Oscillator Considerations**

Load Design: A new oscillator load configuration, shown in Figure 7, has been found that eliminates start-up problems sometimes encountered with 32kHz tuning fork crystals.



FIGURE 7. NEW OSCILLATOR CONFIGURATION



FIGURE 8. ORIGINAL OSCILLATOR CONFIGURATION

Two conditions must be met for best oscillator performance: the capacitive load must be matched to both the inverter and crystal to provide the ideal conditions for oscillation, and the resonant frequency of the oscillator must be adjustable to the desired frequency. In the original design (Figure 8), these two goals were often at odds with each other; either the oscillator was trimmed to frequency by detuning the load circuit, or stability was increased at the expense of absolute frequency accuracy.

The new load configuration (Figure 6) allows these two conditions to be met independently. The two load capacitors, C1 and C2, provide a fixed load to the oscillator and crystal. C3 adjusts the frequency that the circuit resonates at by reducing the effective value of the crystal's motional capacitance, C0. This minute adjustment does not appreciably change the load of the overall system, therefore, stability is no longer affected by tuning. Typical values for these capacitors are shown in Table 5. C1 and C2 must always be greater than twice the crystal's recommended load capacitance in order for C3 to be able to trim the frequency. Some experimentation may be necessary to determine the ideal values of C1 and C2 for a particular crystal.

TABLE 5. TYPICAL LOAD CAPACITOR VALUES

| CRYSTAL<br>FREQUENCY | LOAD CAPS<br>(C1, C2) | TRIMMER CAP<br>(C3) |
|----------------------|-----------------------|---------------------|
| 32kHz                | 33pF                  | 5 - 50pF            |
| 1MHz                 | 33pF                  | 5 - 50pF            |
| 2MHz                 | 25pF                  | 5 - 50pF            |
| 4MHz                 | 22pF                  | 5 - 100pF           |

This three capacitor tuning method will be more stable than the original design and is mandatory for 32kHz tuning fork crystals: without it they may leap into an overtone mode when power is initially applied.

The original two-capacitor circuit (Figure 8) will continue to work as well as it always has, and may continue to be used in applications where cost or space is a critical consideration. It is also easier to tune to frequency since one end of the trimmer capacitor is fixed at the AC ground of the circuit (V $_{\rm DD}$ ), minimizing the disturbance cause by contact between the adjustment tool and the trimmer capacitor. Note that in both configurations the load capacitors are connected between the oscillator pins and V $_{\rm DD}$ - do not use V $_{\rm SS}$  as an AC ground.

Layout: Due to the extremely low current (and therefore high impedance) design of the ICM7170s oscillator, special attention must be given to the layout of this section. Stray capacitance should be minimized. Keep the oscillator traces on a single layer of the PCB. Avoid putting a ground plane above or below this layer. The traces between the crystal, the capacitors, and the ICM7170 OSC pins should be as short as possible. Completely surround the oscillator components with a thick trace of V<sub>DD</sub> to minimize coupling with any digital signals. The final assembly must be free from contaminants such as solder flux, moisture, or any other potential sources of leakage. A good solder mask will help keep the traces free of moisture and contamination over time.

#### **Oscillator Tuning**

Trimming the oscillator should be done indirectly. Direct monitoring of the oscillator frequency by probing OSC IN or OSC OUT is not accurate due to the capacitive loading of most probes. One way to accurately trim the ICM7170 is by turning on the 1 second periodic interrupt and trimming the oscillator until the interrupt period is exactly one second. This can be done as follows:

- Turn on the system. Write a 00H to the Interrupt Mask Register (location 10H) to clear all interrupts.
- Set the Command Register (location 11H) for the appropriate crystal frequency, set the Interrupt Enable and Run/Stop bits to 1, and set the Test bit to 0.
- Write a 08H to the Interrupt Mask Register to turn on the 1s interrupt.
- 4. Write an interrupt handler to read the Interrupt Status Register after every interrupt. This resets the interrupt and allows it to be set again. A software loop that reads the Interrupt Status

Register several times each second will accomplish this also.

- 5. Connect a precision period counter capable of measuring 1s within the accuracy desired to the interrupt output. If the interrupt is configured as active low, trigger on the falling edge. If the interrupt is active high, trigger on the rising edge. Be sure to measure the period between when the transistor turns ON, and when the transistor turns ON a second later.
- 6. Adjust C3 (C2 for the two-capacitor load configuration) for an interrupt period of exactly 1.000000 seconds.

### Application Notes

#### **Digital Input Termination During Backup**

To ensure low current drain during battery backup operation, none of the digital inputs to the ICM7170 should be allowed to float. This keeps the input logic gates out of their transition region, and prevents crossover current from flowing which will shorten battery life. The address, data,  $\overline{\text{CS}}$ , and ALE pins should be pulled to either VDD or VSS, and the  $\overline{\text{RD}}$  and  $\overline{\text{WR}}$  inputs should be pulled to VDD. This is necessary whether the internal battery switchover circuit is used or not.

#### **IBM/PC Evaluation Circuit**

Figure 9 shows the schematic of a board that has been designed to plug into an IBM PC/XT (Note 1) or compatible computer. In this example  $\overline{\text{CS}}$  is permanently tied low and access to the chip is controlled by the  $\overline{\text{RD}}$  and  $\overline{\text{WR}}$  pins. These signals are generated by U1, which gates the IBM's  $\overline{\text{IOR}}$  and  $\overline{\text{IOW}}$  with a device select signal from U3, which is functioning as an I/O block address decoder. DS1 selects the interrupt priority.

U5 is used to isolate the ICM7170 from the PC databus for test purposes. It is only required on heavily-loaded TTL databuses - the ICM7170 can drive most TTL and CMOS databuses directly.

Since the IBM PC/XT (Note 1) requires a positive interrupt transition, the ICM7170s interrupt output transistor has been configured as a source follower. As a source follower, the interrupt output signal will swing between 0V and 2.5V. When trimming the oscillator, the frequency counter must be triggered on the rising edge of the interrupt signal.

TABLE 6.

| BATTERIES | CRYSTALS |                      |         |  |  |  |  |  |  |
|-----------|----------|----------------------|---------|--|--|--|--|--|--|
| Panasonic | Saronix  | Saronix 32kHz NTF323 |         |  |  |  |  |  |  |
| Rayovac   | Statek   | 32kHz                | CX - 1V |  |  |  |  |  |  |
|           | Seiko    | 2MHz                 | GT - 38 |  |  |  |  |  |  |

#### NOTE:

1. IBM, IBM PC, and IBM XT are trademarks of IBM Corp.



#### General Notes

- 1. TIME ACCESS To update the present time registers (Hex 00 07) the <sup>1</sup>/<sub>100</sub> register must be read first. The 7 real time counter registers (Hours, Minutes, Seconds, Month, Date, Day, and Year) data are latched only if the 1/100 second counter register is read. The 1/100 seconds data itself is not latched. The real time data will be held in the latches until the <sup>1</sup>/<sub>100</sub> seconds is read again. See the data sheet section on LATCHED DATA. None of the RAM data is latched since it is static by nature.
- 2. REGULATED OSCILLATOR The oscillator's power supply is voltage regulated with respect to  $V_{DD}$ . In the 32kHz mode the regulator's amplitude is  $\Sigma V_{TN} + V_{TP}$  ( $\equiv 1.8 \text{V}$ ). In the 1, 2, and 4MHz mode the regulator's amplitude is  $\Sigma V_{TN} + V_{TN} + V_{TP}$  ( $\equiv 2.6 \text{V}$ ). As a result, signal conditioning is necessary to drive the oscillator with an external signal. In addition, it is also necessary to buffer the oscillator's signal to drive other external clocks because of its reduced amplitude and offset voltage.
- 3. INTERNAL BATTERY BACKUP When the ICM7170 is using its own internal battery backup circuitry, no other circuitry interfaced to the ICM7170 should be active during standby operation. When V<sub>DD</sub> (+5V) is turned off (Standby operation), V<sub>DD</sub> should equal V<sub>SS</sub> = 0V. All ICM7170 I/O should also equal V<sub>SS</sub>. At this time, the V<sub>BACKUP</sub> pin should be 2.8V to 3.5V below V<sub>SS</sub> when using a Lithium battery.
- 4. EXTERNAL BATTERY BACKUP The ICM7170 may be placed on the same power supply as battery-backed up RAM by keeping the ICM7170 in its operational state and having an external circuit switch between system and backup power for the ICM7170 and the RAM. In this case  $V_{\mbox{\footnotesize{BACKUP}}}$  should be pulled up to V<sub>DD</sub> through a 2K resistor. Although the ICM7170 is always "on" in this configuration, its current consumption will typically be less than a microamp greater than that of standby operation at the same supply voltage (See Note 9). Proper consideration must be given to disabling the ICM7170s and the RAMs I/O before system power is removed. This is important because many microprocessors can generate spurious write signals when their supply falls below their specified operating voltage limits. NANDing CS (or WR) with a POWERGOOD signal will create a CS (or WR) that is only valid when system power is within specifications. The POWERGOOD signal should be generated by an accurate supply monitor such as the ICL7665 under/over voltage detector. An alternate method of disabling the ICM7170's I/O is to pull VBACKUP down to under a volt above VSS (VSS < VBACK-UP <1.0V). This will cause the ICM7170 to internally disable all I/O. Do not allow  $V_{\mbox{\footnotesize{BACKUP}}}$  to equal  $V_{\mbox{\footnotesize{SS}}},$  since this could cause oscillation of the battery backup comparator (See Figure 6).  $V_{\mbox{\footnotesize{BACKUP}}} = V_{\mbox{\footnotesize{SS}}} + 0.5 \mbox{\footnotesize{V}}$  will disable the I/O and provide enough overdrive for the comparator.
- ICM7170A PART The ICM7170A part is binned at final test for a 32.768kHz maximum current of 5μA. All other specifications remain the same.
- INTERRUPTS The Interrupt Status Register (address 10H) always indicates which of the real time counters have been incremented since the last time the register was read. NOTE: This is independent of whether or not any mask bits are set.
  - The status register is always reset immediately after it is read. If an interrupt from the ICM7170 has occurred since the last time the status register was read, bit D7 of the register will be set. If the source was an alarm interrupt, bit D0 will also be set. If the interrupt transistor has been turned on, reading the Interrupt Status Register will reset it.

To enable the periodic interrupt, both the Command Register's Interrupt Enable bit (D4) and at least one bit in the Interrupt Mask Register (D1 - D6) must be set to a 1. The periodic interrupt is triggered when the counter corresponding to a mask bit that has been set is incremented. For example, if you enable the 1 second interrupt when the current value in the 100ths counter is 57, the first interrupt will occur 0.43 seconds later. All subsequent interrupts will be exactly one second apart. The interrupt service routine should then read the Interrupt Status Register to reset the interrupt transistor and, if necessary, determine the cause of the interrupt (periodic, alarm, or non-ICM7170 generated) from the contents of the status register.

To enable the alarm interrupts, both the Command Register's Interrupt Enable bit (D4) and the Interrupt Mask Register's Alarm bit (D0) must be set to a 1. Each time there is an exact match between the values in the alarm register and the values in the real time counters, bits D0 and D7 of the Interrupt Status Register will be set to a 1 and the N-channel interrupt transistor will be turned on. As with a periodic interrupt, the service routine should then read the Interrupt Status Register to reset the interrupt transistor and, since periodic and alarm interrupts may be simultaneously enabled, determine the cause of the interrupt if necessary.

Mask bits: The ICM7170 alarm interrupt compares the data in the alarm registers with the data in the real time registers, ignoring any registers with the mask bit set. For example, if the alarm register is set to 11-23-95 (Month-Day-Year), 10:59:00:00 (Hour-Minutes-Seconds-Hundredths), and DAY = XX (XX = masked off), the alarm will generate a single interrupt at 10:59 on November 23,1995. If the alarm register is set to 11-XX-95, 10:XX:00:00, and DAY = 2 (2 = Tuesday); the alarm will generate one interrupt every minute from 10:00-10:59 on every Tuesday in November, 1995.

NOTE: Masking off the 100ths of a second counter has the same effect as setting it to 00.

- 7. RESISTOR IN SERIES WITH BATTERY A 2K resistor (R2) must be placed in series with the battery backup pin of the ICM7170. The UL laboratories have requested the resistor to limit the charging and discharging current to the battery. The resistor also serves the purpose of degenerating parasitic SCR action. This SCR action may occur if an input is applied to the ICM7170, outside of its supply voltage range, while it is in the standby mode.
- 8.  $V_{BACKUP}$  DIODE Lithium batteries may explode if charged or if discharged at too high a rate. These conditions could occur if the battery was installed backwards or in the case of a gross component failure. A 1N914-type diode placed in series with the battery as shown in Figure 9 will prevent this from occurring. A resistor of  $2M\Omega$  or so should parallel the diode to keep the  $V_{BACKUP}$  terminal from drifting toward the  $V_{SS}$  terminal and shutting off ICM7170 I/O during normal operation.
- 9. SUPPLY CURRENT ICM7170 supply current is predominantly a function of oscillator frequency and databus activity. The lower the oscillator frequency, the lower the supply current. When there is little or no activity on the data, address or control lines, the current consumption of the ICM7170 in its operational mode approaches that of the backup mode.