# HIGH SPEED 1K X 8 DUAL-PORT STATIC SRAM ## IDT7130SA/LA IDT7140SA/LA #### **Features** - High-speed access - Military: 25/35/55/100ns (max.) - Industrial: 55/100ns (max.) - Commercial: 20/25/35/55/100ns (max.) - Low-power operation - IDT7130/IDT7140SA - Active: 550mW (typ.) - Standby: 5mW (typ.) - IDT7130/IDT7140LA - Active: 550mW (typ.) - Standby: 1mW (typ.) - MASTER IDT7130 easily expands data bus width to 16-ormore-bits using SLAVE IDT7140 - On-chip port arbitration logic (IDT7130 Only) - ◆ BUSY output flag on IDT7130; BUSY input on IDT7140 - INT flag for port-to-port communication - Fully asynchronous operation from either port - Battery backup operation–2V data retention (LA only) - ◆ TTL-compatible, single 5V ±10% power supply - ◆ Military product compliant to MIL-PRF-38535 QML - Industrial temperature range (-40°C to +85°C) is available for selected speeds - Available in 48-pin DIP and LCC, 52-pin PLCC, and 64-pin STQFP and TQFP ### **Functional Block Diagram** #### NOTES - IDT7130 (MASTER): BUSY is open drain output and requires pullup resistor. IDT7140 (SLAVE): BUSY is input. - 2. Open drain output: requires pullup resistor. **AUGUST 1999** ## **Description** The IDT7130/IDT7140 are high-speed 1K x 8 Dual-Port Static RAMs. The IDT7130 is designed to be used as a stand-alone 8-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT7140 "SLAVE" Dual-Port in 16-bit-or-more word width systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 16-or-more-bit memory system applications results in full-speed, error-free operation without the need for additional discrete logic. Both devices provide two independent ports with separate control, address, and I/O pins that permit independent asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{\text{CE}}$ , permits the on chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance tech-nology, these devices typically operate on only 550mW of power. Low-power (LA) versions offer battery backup data retention capability, with each Dual-Port typically consuming 200µW from a 2V battery. The IDT7130/IDT7140 devices are packaged in 48-pin sidebraze or plastic DIPs, LCCs, flatpacks, 52-pin PLCC, and 64-pin TQFP and STQFP. Military grade products are manufactured in compliance with the latest revision of MIL-PRF-38535 QML, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. ## Pin Configurations (1,2,3) #### NOTES: - 1. All Vcc pins must be connected to power supply. - 2. All GND pins must be connected to ground supply. - J52-1 package body is approximately .75 in x .75 in x .17 in. PP64-1 package body is approximately 10 mm x 10 mm x 1.4mm. PN64-1 package body is approximately 14mm x 14mm x 1.4mm. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. ## **Absolute Maximum Ratings**(1) | Symbol | Rating | Commercial & Industrial | Military | Unit | | | | | |----------------------|--------------------------------------|-------------------------|--------------|------|--|--|--|--| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | > | | | | | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | | | | | Tstg | Storage<br>Temperature | -55 to +125 | -65 to +150 | °C | | | | | | ЮИТ | DC Output<br>Current | 50 | 50 | mA | | | | | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc + 10%. #### Capacitance (TA = +25°C, f = 1.0MHz) STQFP and TQFP Packages Only | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | CIN | Input Capacitance | VN = 3dV | 9 | pF | | Соит | Output Capacitance | Vout = 3dV | 10 | pF | #### NOTES: - 1. This parameter is determined by device characterization but is not production tested. - 3dV references the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V. ## **Recommended DC Operating Conditions** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|--------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | GND | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage | 2.2 | _ | 6.0(2) | V | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | V | #### NOTES 2689 tbl 01 2689 tbl 05 - 1. VIL (min.) $\geq$ -1.5V for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 10%. ## Recommended Operating Temperature and Supply Voltage<sup>(1,2)</sup> | Grade | Ambient<br>Temperature | GND | Vcc | |------------|------------------------|-----|-------------------| | Military | -55°C to +125°C | 0V | 5.0V <u>+</u> 10% | | Commercial | 0°C to +70°C | 0V | 5.0V <u>+</u> 10% | | Industrial | -40°C to +85°C | 0V | 5.0V <u>+</u> 10% | #### NOTES: - 1. This is the parameter TA. - Industrial temperature: for specific speeds, packages and powers contact your sales office. ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (Vcc = 5.0V ± 10%) | | | <u> </u> | | | | | | |--------|----------------------------------------------|------------------------------------------|------------------|------|------------------|------|------| | | | | 7130SA<br>7140SA | | 7130LA<br>7140LA | | | | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | LI | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, $VIN = 0V$ to $Vcc$ | _ | 10 | - | 5 | μA | | lLO | Output Leakage Current <sup>(1)</sup> | Vcc - 5.5V,<br>CE = Vн, Vouт = 0V to Vcc | | 10 | - | 5 | μΑ | | Vol | Output Low Voltage (I/Oo-I/O7) | IoL = 4mA | _ | 0.4 | _ | 0.4 | V | | Vol | Open Drain Output<br>Low Voltage (BUSY, INT) | loL = 16mA | | 0.5 | | 0.5 | V | | Vон | Output High Voltage | Юн = -4mA | 2.4 | _ | 2.4 | _ | V | #### NOTE: 1. At Vcc ≤ 2.0V leakages are undefined. 2689 tbl 04 2689 tbl 02 2689 tbl 03 ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range $^{(1,5,7)}$ (Vcc = 5.0V ± 10%) | | | | | 7130X20 <sup>(2)</sup><br>7140X20 <sup>(2)</sup><br>Com'l Only | | (20(2) | 7140<br>Con | 0X25<br>0X25<br>1'I &<br>tary | 7140X35<br>Com'l & | | | |--------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------|------------|------------|-------------|-------------------------------|--------------------|------------|------| | Symbol | Parameter | Test Condition | Versi | on | Тур. | Max. | Тур. | Max. | Тур. | Max. | Unit | | lcc | Dynamic Operating<br>Current<br>(Both Ports Active) | CEL and CER = VIL, Outputs Open f = fMAX <sup>(3)</sup> | COM'L | SA<br>LA | 110<br>110 | 250<br>200 | 110<br>110 | 220<br>170 | 110<br>110 | 165<br>120 | mA | | | (Bull Fulls Active) | 1 = IMAX** | MIL &<br>IND | SA<br>LA | | _ | 110<br>110 | 280<br>220 | 110<br>110 | 230<br>170 | | | ISB1 | Standby Current<br>(Both Ports - TTL<br>Level Inputs) | $\overline{\text{CEL}}$ and $\overline{\text{CER}}$ = VIH f = fMAX <sup>(3)</sup> | COM'L | SA<br>LA | 30<br>30 | 65<br>45 | 30<br>30 | 65<br>45 | 25<br>25 | 65<br>45 | mA | | | Level lilpuis) | | MIL &<br>IND | SA<br>LA | | _ | 30<br>30 | 80<br>60 | 25<br>25 | 80<br>60 | | | ISB2 | Standby Current<br>(One Port - TTL<br>Level Inputs) | $\overline{CE}$ "A" = V <sub>I</sub> L and $\overline{CE}$ "B" = V <sub>I</sub> H <sup>(6)</sup> Active Port Outputs Open, f=ftmax <sup>(6)</sup> | COM'L | SA<br>LA | 65<br>65 | 165<br>125 | 65<br>65 | 150<br>115 | 50<br>50 | 125<br>90 | mA | | | Level lilpuis) | I-IMAX* <sup>7</sup> | MIL &<br>IND | SA<br>LA | | _ | 65<br>65 | 160<br>125 | 50<br>50 | 150<br>115 | | | ISB3 | Full Standby Current<br>(Both Ports -<br>CMOS Level Inputs) | CEL and<br>CER ≥ Vcc - 0.2V,<br>VN > Vcc - 0.2V or | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>5 | 1.0<br>0.2 | 15<br>5 | 1.0<br>0.2 | 15<br>4 | mA | | | CiviO3 Level Ilipus) | $V_{IN} \le 0.2V$ , $f = 0^{(4)}$ | MIL &<br>IND | SA<br>LA | | | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | $\overline{CE}$ "A" $\leq 0.2V$ and $\overline{CE}$ "B" $\geq VCC - 0.2V$ (6) | COM'L | SA<br>LA | 60<br>60 | 155<br>115 | 60<br>60 | 145<br>105 | 45<br>45 | 110<br>85 | mA | | | TOWOS Level Inputs) | $V$ in $\geq \overline{V}$ cc - 0.2 $V$ or $V$ in $\leq$ 0.2 $V$ Active Port Outputs Open, $f = f_{MAX}^{(0)}$ | MIL &<br>IND | SA<br>LA | | | 60<br>60 | 155<br>115 | 45<br>45 | 145<br>105 | | 2689 tbl 06a | | | | | | 7140<br>Com' | 0X55<br>0X55<br>I, Ind<br>litary | 7140<br>Com' | X100<br>X100<br>I, Ind<br>litary | | |--------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|----------|--------------|----------------------------------|--------------|----------------------------------|------| | Symbol | Parameter | Test Condition | Version | ı | Тур. | Max. | Тур. | Max. | Unit | | Icc | Dynamic Operating<br>Current<br>(Both Ports Active) | CEL and CER = VIL, Outputs Open f = fMax <sup>(3)</sup> | COM'L | SA<br>LA | 110<br>110 | 155<br>110 | 110<br>110 | 155<br>110 | mA | | | (Both Fors Active) | I = IMAX** | MIL &<br>IND | SA<br>LA | 110<br>110 | 190<br>140 | 110<br>110 | 190<br>140 | | | ISB1 | Standby Current<br>(Both Ports - TTL<br>Level Inputs) | nd CER = V⊪<br>ax <sup>(3)</sup> | COM'L | SA<br>LA | 20<br>20 | 65<br>35 | 20<br>20 | 55<br>35 | mA | | | Level inputs) | MIL &<br>IND | SA<br>LA | 20<br>20 | 65<br>45 | 20<br>20 | 65<br>45 | | | | ISB2 | Standby Current<br>(One Port - TTL<br>Level Inputs) | E''A" = V <sub>IL</sub> and $\overline{CE}$ "B" = V <sub>IH</sub> <sup>(6)</sup> tive Port Outputs Open, | COM'L | SA<br>LA | 40<br>40 | 110<br>75 | 40<br>40 | 110<br>75 | mA | | | Lever inpuis) | f=fmax <sup>(3)</sup> | MIL &<br>IND | SA<br>LA | 40<br>40 | 125<br>90 | 40<br>40 | 125<br>90 | | | ISB3 | Full Standby Current<br>(Both Ports -<br>CMOS Level Inputs) | CEL and<br>CER ≥ Vcc - 0.2V,<br>VN > Vcc - 0.2V or | COM'L | SA<br>LA | 1.0<br>0.2 | 15<br>4 | 1.0<br>0.2 | 15<br>4 | mA | | | OWOO Level inpus) | $VIN \ge VUX - 0.2V \text{ of } VIN \le 0.2V, f = 0^{(6)}$ | MIL &<br>IND | SA<br>LA | 1.0<br>0.2 | 30<br>10 | 1.0<br>0.2 | 30<br>10 | | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | <u>CE</u> "A" ≤ 0.2V and<br><u>CE</u> "B" ≥ VC - 0.2V(6) | COM'L | SA<br>LA | 40<br>40 | 100<br>70 | 40<br>40 | 95<br>70 | mA | | | Civios Level Inpuis) | $V$ IN $\geq V$ CC - 0.2 $V$ or $V$ IN $\leq$ 0.2 $V$ Active Port Outputs Open, $f = f$ Max $^{(3)}$ | MIL &<br>IND | SA<br>LA | 40<br>40 | 110<br>85 | 40<br>40 | 110<br>80 | | #### NOTES: 2689 tbl 06b - 1. 'X' in part numbers indicates power rating (SA or LA). - 2. PLCC and TQFP packages only. - 3. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/tcyc, and using "AC TEST CONDITIONS" of input levels of GND to 3V. - 4. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby. - 5. Vcc = 5V, Ta=+25°C for Typ and is not production tested. Vcc DC = 100 mA (Typ) - 6. Port "A" may be either left or right port. Port "B" is opposite from port "A". - 7. Industrial temperature: for other speeds, packages and powers contact your sales office. **Data Retention Characteristics (LA Version Only)** | | | | | 71 | 7130LA/7140LA | | | | |---------------------|--------------------------------------|-------------------------------------------------------------------|-------------|--------|---------------------|------|------|--| | Symbol | Parameter | Test Condition | | Min. | Typ. <sup>(1)</sup> | Max. | Unit | | | VDR | Vcc for Data Retention | | | 2.0 | _ | _ | V | | | ICCDR | Data Retention Current | | MIL. & IND. | _ | 100 | 4000 | μΑ | | | | | Vcc = 2.0V, $\overline{CE}$ ≥ Vcc -0.2V | COM'L. | _ | 100 | 1500 | | | | tCDR <sup>(3)</sup> | Chip Deselect to Data Retention Time | V <sub>IN</sub> ≥ V <sub>CC</sub> -0.2V or V <sub>IN</sub> ≤ 0.2V | | 0 | _ | _ | ns | | | tR <sup>(3)</sup> | Operation Recovery Time | | | trc(2) | _ | _ | ns | | 2689 tbl 07 #### NOTES: - 1. Vcc = 2V, T<sub>A</sub> = +25°C, and is not production tested. - 2. trc = Read Cycle Time - 3. This parameter is guaranteed but not production tested. ### **Data Retention Waveform** 2692 drw 06 ### **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|-------------------| | Input Rise/Fall Times | 5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1,2 and 3 | 2689 tbl 08 Figure 1. Output Test Load Figure 2. Output Test Load (for thz, tLz, twz, and tow) \* including scope and jig 2689 drw 07 Figure 3. BUSY and INT AC Output Test Load AC Electrical Characteristics Over the Operating Temperature Supply Voltage Range<sup>(3,5)</sup> | | | 7130X20 <sup>(2)</sup> 7130X25<br>7140X20 <sup>(2)</sup> 7140X25<br>Com'l Only Com'l &<br>Military | | )X25<br>n'l & | 713/<br>714/<br>Con<br>Mili | | | | |------------|-------------------------------------|----------------------------------------------------------------------------------------------------|------|---------------|-----------------------------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 20 | — | 25 | | 35 | | ns | | taa | Address Access Time | _ | 20 | | 25 | _ | 35 | ns | | tace | Chip Enable Access Time | _ | 20 | _ | 25 | _ | 35 | ns | | tage | Output Enable Access Time | _ | 11 | _ | 12 | _ | 20 | ns | | toн | Output Hold from Address Change | 3 | - | 3 | | 3 | | ns | | tLZ | Output Low-Z Time (1,4) | 0 | _ | 0 | _ | 0 | _ | ns | | tHZ | Output High-Z Time (1,4) | — | 10 | | 10 | | 15 | ns | | tPU | Chip Enable to Power Up Time (4) | 0 | _ | 0 | _ | 0 | _ | ns | | tPD | Chip Disable to Power Down Time (4) | — | 20 | | 25 | | 35 | ns | 2689 tbl 09a | | | 7130X55<br>7140X55<br>Com'l, Ind<br>& Military | | 7130X100<br>7140X100<br>Com'l, Ind<br>& Military | | | |------------|-------------------------------------|------------------------------------------------|------|--------------------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | trc | Read Cycle Time | 55 | | 100 | | ns | | taa | Address Access Time | | 55 | | 100 | ns | | tACE | Chip Enable Access Time | _ | 55 | _ | 100 | ns | | taoe | Output Enable Access Time | _ | 25 | | 40 | ns | | tон | Output Hold from Address Change | 3 | | 10 | | ns | | tLz | Output Low-Z Time (1,4) | 5 | _ | 5 | _ | ns | | tHZ | Output High-Z Time (1,4) | _ | 25 | _ | 40 | ns | | tpu | Chip Enable to Power Up Time (4) | 0 | _ | 0 | _ | ns | | tpp | Chip Disable to Power Down Time (4) | | 50 | _ | 50 | ns | #### NOTES: 2689 tb1 09b - 1. Transition is measured ±500mV from Low or High-impedance voltage Output Test Load (Figure 2). - PLCC, TQFP and STQFP packages only. - 3. 'X' in part numbers indicates power rating (SA or LA). - 4. This parameter is guaranteed by device characterization, but is not production tested. - 5. Industrial temperature: for other speeds, packages and powers contact your sales office. ## Timing Waveform of Read Cycle No. 1, Either Side<sup>(1)</sup> #### NOTES: - 1. $R/\overline{W} = V_{IH}$ , $\overline{CE} = V_{IL}$ , and is $\overline{OE} = V_{IL}$ . Address is valid prior to the coincidental with $\overline{CE}$ transition LOW. - 2. tbdd delay is required only in the case where the opposite port is completing a write operation to the same the address location. For simultaneous read operations, BUSY has no relationship to valid output data. - 3. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD. ## Timing Waveform of Read Cycle No. 2, Either Side<sup>(3)</sup> #### NOTES - 1. Timing depends on which signal is asserted last, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 2. Timing depends on which signal is deaserted first, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 3. $R/\overline{W} = V_{IH}$ and $\overline{OE} = V_{IL}$ , and the address is valid prior to or coincidental with $\overline{CE}$ transition LOW. - 4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD. AC Electrical Characteristics Over the Operating Temperature Supply Voltage Range<sup>(5,6)</sup> | | | 7130X20 <sup>2)</sup><br>7140X20 <sup>2)</sup><br>Com'l Only | | 7140<br>Con | 0X25<br>0X25<br>n'l &<br>itary | 7130X35<br>7140X35<br>Com'l &<br>Military | | | |-------------|-------------------------------------------------|--------------------------------------------------------------|------|-------------|--------------------------------|-------------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLI | <u> </u> | | | | | | | | | twc | Write Cycle Time <sup>(3)</sup> | 20 | | 25 | | 35 | | ns | | tew | Chip Enable to End-of-Write | 15 | _ | 20 | | 30 | _ | ns | | taw | Address Valid to End-of-Write | 15 | _ | 20 | | 30 | _ | ns | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | | ns | | twP | Write Pulse Width <sup>(4)</sup> | 15 | _ | 15 | _ | 25 | _ | ns | | twR | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | tow | Data Valid to End-of-Write | 10 | _ | 12 | _ | 15 | | ns | | tHZ | Output High-Z Time <sup>(1)</sup> | _ | 10 | _ | 10 | _ | 15 | ns | | tDH | Data Hold Time | 0 | _ | 0 | | 0 | | ns | | twz | Write Enable to Output in High-Z <sup>(1)</sup> | _ | 10 | _ | 10 | _ | 15 | ns | | tow | Output Active from End-of-Write <sup>(1)</sup> | 0 | | 0 | | 0 | | ns | 2689 tb1 10a | | | 7140<br>Com | 0X55<br>0X55<br>'I, Ind<br>litary | 7130X100<br>7140X100<br>Com'l, Ind<br>& Military | | | | | |-------------|-------------------------------------------------|-------------|-----------------------------------|--------------------------------------------------|------|------|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time <sup>(3)</sup> | 55 | _ | 100 | _ | ns | | | | tew | Chip Enable to End-of-Write | 40 | _ | 90 | _ | ns | | | | taw | Address Valid to End-of-Write | 40 | _ | 90 | _ | ns | | | | tas | Address Set-up Time | 0 | _ | 0 | _ | ns | | | | twp | Write Pulse Width <sup>(4)</sup> | 30 | _ | 55 | _ | ns | | | | twr | Write Recovery Time | 0 | _ | 0 | - | ns | | | | tow | Data Valid to End-of-Write | 20 | _ | 40 | _ | ns | | | | tHZ | Output High-Z Time <sup>(1)</sup> | _ | 25 | | 40 | ns | | | | tDH | Data Hold Time | 0 | _ | 0 | _ | ns | | | | twz | Write Enable to Output in High-Z <sup>(1)</sup> | _ | 25 | | 40 | ns | | | | tow | Output Active from End-of-Write <sup>(1)</sup> | 0 | _ | 0 | _ | ns | | | #### NOTES: 2689 tbl 10b - 1. Transition is measured ±500mV from Low or High-impedance voltage with Output Test Load (Figure 2). This parameter is guaranteed by device characterization but is not production tested. - 2. PLCC, TQFP and STQFP packages only. - 3. For MASTER/SLAVE combination, two = tBAA + twP, since $R/\overline{W} = VIL$ must occur after tBAA. - 4. If OE is LOW during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tbw) to allow the I/O drivers to turn off data to be placed on the bus for the required tbw. If OE is HIGH during a R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 5. 'X' in part numbers indicates power rating (SA or LA). - 6. Industrial temperature: for other speeds, packages and powers contact your sales office. ## Timing Waveform of Write Cycle No. 1, (R/W Controlled Timing)(1,5,8) ## Timing Waveform of Write Cycle No. 2, (CE Controlled Timing)(1,5) #### NOTES: - 1. $R/\overline{W}$ or $\overline{CE}$ must be HIGH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of $\overline{CE} = V_{IL}$ and $R/\overline{W} = V_{IL}$ . - 3. twn is measured from the earlier of $\overline{CE}$ or $R/\overline{W}$ going HIGH to the end of the write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the CE LOW transition occurs simultaneously with or after the RW LOW transition, the outputs remain in the HIGH impedance state. - 6. Timing depends on which enable signal ( $\overline{\text{CE}}$ or $R/\overline{W}$ ) is asserted last. - 7. This parameter is determined be device characterization, but is not production tested. Transition is measured ±500mV from steady state with the Output Test Load (Figure 2). - 8. If $\overline{OE}$ is LOW during a $\overline{RW}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE}$ is HIGH during a $\overline{RW}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(7,9)</sup> | | | 7130X20 <sup>(1)</sup><br>7140X20 <sup>(1)</sup><br>Com'l Only | | 7140<br>Con | 0X25<br>0X25<br>n'l &<br>tary | 7130X35<br>7140X35<br>Com'l &<br>Military | | | | | |----------------------------------------|-------------------------------------------------|----------------------------------------------------------------|------|-------------|-------------------------------|-------------------------------------------|------|------|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | BUSY TIMING (For MASTER IDT 7130) | | | | | | | | | | | | <b>t</b> BAA | BUSY Access Time from Address | _ | 20 | _ | 20 | | 20 | ns | | | | tBDA | BUSY Disable Time from Address | | 20 | | 20 | | 20 | ns | | | | tBAC | BUSY Access Time from Chip Enable | _ | 20 | _ | 20 | | 20 | ns | | | | tBDC | BUSY Disable Time from Chip Enable | _ | 20 | _ | 20 | | 20 | ns | | | | twn | Write Hold After BUSY <sup>(6)</sup> | 12 | | 15 | _ | 20 | _ | ns | | | | twdd | Write Pulse to Data Delay <sup>(2)</sup> | _ | 40 | _ | 50 | | 60 | ns | | | | todo | Write Data Valid to Read Data Delay (2) | | 30 | | 35 | | 35 | ns | | | | taps | Arbitration Priority Set-up Time <sup>(3)</sup> | 5 | | 5 | _ | 5 | | ns | | | | tBDD | BUSY Disable to Valid Data <sup>(4)</sup> | _ | 25 | _ | 35 | | 35 | ns | | | | BUSY INPUT TIMING (For SLAVE IDT 7140) | | | | | | | | | | | | twB | Write to BUSY Input <sup>(5)</sup> | 0 | | 0 | _ | 0 | | ns | | | | twn | Write Hold After BUSY <sup>(6)</sup> | 12 | | 15 | _ | 20 | | ns | | | | twdd | Write Pulse to Data Delay <sup>(2)</sup> | _ | 40 | _ | 50 | | 60 | ns | | | | tooo | Write Data Valid to Read Data Delay (2) | _ | 30 | _ | 35 | | 35 | ns | | | 2689 tbl 11 a | | | Com | )X55<br>)X55<br>I, Ind<br>litary | 7130X100<br>7140X100<br>Com'l, Ind<br>& Military | | | | | | | |--------------|-------------------------------------------------|------|----------------------------------|--------------------------------------------------|------|------|--|--|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | | | BUSY TIMING | (For MASTER IDT 7130) | - | | | | | | | | | | tBAA | BUSY Access Time from Address] | | 30 | | 50 | ns | | | | | | tBDA | BUSY Disable Time from Address | _ | 30 | _ | 50 | ns | | | | | | tbac . | BUSY Access Time from Chip Enable | _ | 30 | _ | 50 | ns | | | | | | tBDC | BUSY Disable Time from Chip Enable | _ | 30 | _ | 50 | ns | | | | | | twн | Write Hold After BUSY <sup>(6)</sup> | 20 | | 20 | _ | ns | | | | | | twdd | Write Pulse to Data Delay <sup>(2)</sup> | _ | 80 | _ | 120 | ns | | | | | | tooo | Write Data Valid to Read Data Delay (2) | _ | 55 | _ | 100 | ns | | | | | | taps | Arbitration Priority Set-up Time <sup>(3)</sup> | 5 | | 5 | _ | ns | | | | | | tBDD | BUSY Disable to Valid Data <sup>(4)</sup> | _ | 55 | _ | 65 | ns | | | | | | BUSY INPUT T | BUSY INPUT TIMING (For SLAVE IDT 7140) | | | | | | | | | | | twB | Write to BUSY Input <sup>(5)</sup> | 0 | | 0 | _ | ns | | | | | | twн | Write Hold After BUSY <sup>(6)</sup> | 20 | _ | 20 | _ | ns | | | | | | twdd | Write Pulse to Data Delay <sup>(2)</sup> | _ | 80 | _ | 120 | ns | | | | | | todd | Write Data Valid to Read Data Delay (2) | _ | 55 | _ | 100 | ns | | | | | #### NOTES 2689 tbl 11b - 1. PLCC, TQFP and STQFP packages only. - 2. Port-to-port delay through RAM cells from the writing port to the reading port, refer to "Timing Waveform of Write with Port -to-Port Read and BUSY." - 3. To ensure that the earlier of the two ports wins. - 4. tbdd is a calculated parameter and is the greater of 0, twdd twp (actual) or tddd tdw (actual). - 5. To ensure that a write cycle is inhibited on port 'B' during contention on port 'A'. - 6. To ensure that a write cycle is completed on port 'B' after contention on port 'A'. - 7. 'X' in part numbers indicates power rating (S or L). - 8. Industrial temperature: for other speeds, packages and powers contact your sales office. ## Timing Waveform of Write with Port-to-Port Read and BUSY (2,3,4) #### NOTES: - 1. To ensure that the earlier of the two ports wins. tBDD is ignored for slave (IDT7140). - 2. $\overline{CE}L = \overline{CE}R = VIL$ - 3. $\overline{OE} = V_{IL}$ for the reading port. - 4. All timing is the same for the left and right ports. Port 'A' may be either the left or right port. Port "B" is opposite from port "A". ## Timing Waveform of Write with $\overline{BUSY}^{(3)}$ #### NOTES: - 1. twn must be met for both BUSY Input (IDT7140, slave) or Output (IDT7130 master). - 2. BUSY is asserted on port "B" blocking R/W"B", until BUSY"B" goes HIGH. - 3. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is oppsite from port "A". ## Timing Waveform of BUSY Arbitration Controlled by CE Timing<sup>(1)</sup> ## Timing Waveform by $\overline{\rm BUSY}$ Arbitration Controlled by Address Match Timing<sup>(1)</sup> #### NOTES: - 1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 2. If tAPS is not satisified, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted (7130 only). ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(2,3)</sup> | | 0 . | | | | | | | | | | | |-------------|----------------------|------|----------------------------------------------------|-------------|--------------------------------|-----------------------------|------|------|------|--|--| | | | 7140 | X20 <sup>(1)</sup><br>X20 <sup>(1)</sup><br>I Only | 7140<br>Con | 0X25<br>0X25<br>n'l &<br>itary | 7130<br>7140<br>Con<br>Mili | | | | | | | Symbol | Parameter | | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | INTERRUPT T | INTERRUPT TIMING | | | | | | | | | | | | tas | Address Set-up Time | | 0 | _ | 0 | _ | 0 | _ | ns | | | | twr | Write Recovery Time | | 0 | _ | 0 | | 0 | _ | ns | | | | tins | Interrupt Set Time | | _ | 20 | | 25 | _ | 25 | ns | | | | tinr | Interrupt Reset Time | | _ | 20 | _ | 25 | _ | 25 | ns | | | #### NOTES: - 1. PLCC, TQFP and STQFP package only. - 2. 'X' in part numbers indicates power rating (SA or LA). - 3. Industrial temperature: for other speeds, packages and powers contact your sales office. 2689 tbl 12a ## AC Electrical characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,2)</sup> | | | 7140<br>Com' | 0X55<br>0X55<br>'I, Ind<br>litary | 7130<br>7140<br>Com<br>& Mi | | | | | | |------------------|----------------------|--------------|-----------------------------------|-----------------------------|----|----|--|--|--| | Symbol | Parameter | Min. | Max. | Unit | | | | | | | INTERRUPT TIMING | | | | | | | | | | | tas | Address Set-up Time | 0 | | 0 | | ns | | | | | twr | Write Recovery Time | 0 | | 0 | | ns | | | | | tins | Interrupt Set Time | _ | 45 | | 60 | ns | | | | | tinr | Interrupt Reset Time | _ | 45 | _ | 60 | ns | | | | #### NOTES: 2689 tbl 12b - 1. 'X' in part numbers indicates power rating (SA or LA). - 2. Industrial temperature: for other speeds, packages and powers contact your sales office. ## Timing Waveform of Interrupt Mode<sup>(1)</sup> ### **INT** Set: 2689 drw 16 #### **INT** Clear: #### NOTES:. - 1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 2. See Interrupt Truth Table II. - 3. Timing depends on which enable signal $(\overline{CE} \text{ or } R/\overline{W})$ is asserted last. - 4. Timing depends on which enable signal $(\overline{CE} \text{ or } R/\overline{W})$ is de-asserted first. #### **Truth Tables** ### Truth Table I — Non-Contention Read/Write Control<sup>(4)</sup> | Inputs <sup>(1)</sup> | | | | | |-----------------------|----|---|---------|----------------------------------------------------| | R/W | CE | Œ | D0-7 | Function | | Х | Н | Х | Z | Port Disabled and in Power-Down Mode, ISB2 or ISB4 | | Х | Н | Х | Z | CER = CEL = VH, Power-Down Mode, ISB1 or ISB3 | | L | L | Х | DATAIN | Data on Port Written into Memory <sup>(2)</sup> | | Н | L | L | DATAout | Data in Memory Output on Port <sup>(3)</sup> | | Н | L | Н | Z | High Impedance Outputs | NOTES: 2689 tbl 13 - 1. A0L A10L I A0R A10R. - 2. If $\overline{BUSY}$ = L, data is not written. - 3. If $\overline{\text{BUSY}}$ = L, data may not be valid, see two and too timing. - 4. 'H' = VIH, 'L' = VIL, 'X' = DON'T CARE, 'Z' = HIGH IMPEDANCE ## Truth Table II — Interrupt Flag<sup>(1,4)</sup> | Left Port | | | | | | | | | | | |-----------|-----|-----|---------|------------------|-------|-----|-----|---------|------------------|-----------------------| | R/WL | CEL | ŌĒL | A9L-A0L | ĪNT∟ | R/W̄R | CER | ŌĒR | A9R-A0R | ĪNTR | Function | | L | L | Х | 3FF | Х | Х | Х | Х | Х | L <sup>(2)</sup> | Set Right INTR Flag | | Х | Х | Х | Х | Х | Х | L | L | 3FF | H <sup>(3)</sup> | Reset Right INTR Flag | | Х | Х | Х | Х | L <sup>(3)</sup> | L | L | Х | 3FE | Х | Set Left INTL Flag | | Х | L | Г | 3FE | H <sup>(2)</sup> | Х | Х | Х | Х | Х | Reset Left INTL Flag | #### NOTES: 2689 tbl 14 - 1. Assumes $\overline{BUSY}L = \overline{BUSY}R = VIH$ - 2. If $\overline{BUSY}L = VIL$ , then No Change. - 3. If BUSYR = VIL, then No Change. - 4. 'H' = HIGH,' L' = LOW,' X' = DON'T CARE ## Truth Table III — Address $\overline{\text{BUSY}}$ Arbitration | | In | puts | Out | puts | | |-----|-----------------|--------------------|-----------|-----------------------|------------------------------| | ΕĒL | <del>C</del> Er | A0L-A9L<br>A0R-A9R | BUS YL(1) | BUSY <sub>R</sub> (1) | Function | | Х | Х | NO MATCH | Н | Н | Normal | | Н | Х | MATCH | Н | Н | Normal | | Х | Н | MATCH | Н | Н | Normal | | L | L | MATCH | (2) | (2) | Write Inhibit <sup>(3)</sup> | 2689 tbl 15 - NOTES: - Pins BUSYL and BUSYR are both outputs for IDT7130 (master). Both are inputs for IDT7140 (slave). BUSYx outputs on the IDT7130 are open drain, not push-pull outputs. On slaves the BUSYx input internally inhibits writes. - "L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address and enable inputs of this port. If taps is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously. - Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving LOW regardless of actual logic level on the pin ### **Functional Description** The IDT7130/IDT7140 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7130/IDT7140 has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls onchip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$ = VIH). When a port is enabled, access to the entire memory array is permitted. ### **Interrupts** If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{\text{INTL}}$ ) is asserted when the right port writes to memory location 3FE (HEX), where a write is defined as the $\overline{\text{CER}}$ = $R/\overline{\text{WR}}$ = VIL per Truth Table II. The left port clears the interrupt by access address location 3FE access when $\overline{\text{CEL}}$ = $\overline{\text{OEL}}$ = VIL, R/W is a "don't care". Likewise, the right port interrupt flag ( $\overline{\text{INTR}}$ ) is asserted when the left port writes to memory location 3FF (HEX) and to clear the interrupt flag ( $\overline{\text{INTR}}$ ), the right port must access the memory location 3FF. The message (8 bits) at 3FE or 3FF is user-defined, since it is an addressable SRAM location. If the interrupt function is not used, address locations 3FE and 3FF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table II for the interrupt operation. ### **Busy Logic** Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The BUSY pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a BUSY indication, the write signal is gated internally to prevent the write from proceeding. The use of $\overline{BUSY}$ logic is not required or desirable for all applications. In some cases it may be useful to logically OR the $\overline{BUSY}$ outputs together and use any $\overline{BUSY}$ indication as an interrupt source to flag the event of an illegal or illogical operation. In slave mode the $\overline{BUSY}$ pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the $\overline{BUSY}$ pins HIGH. If desired, unintended write operations can be prevented to a port by tying the $\overline{BUSY}$ pin for that port LOW. The BUSY outputs on the IDT7130 RAM (Master) are open drain type outputs and require open drain resistors to operate. If these RAMs are being expanded in depth, then the BUSY indication for the resulting array does not require the use of an external AND gate. ## Width Expansion with Busy Logic Master/Slave Arrays When expanding an RAM array in width while using busy logic, one master part is used to decide which side of the RAM array will receive a busy indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the busy signal as a write inhibit signal. Thus on the IDT7130/IDT7140 RAMs the $\overline{\text{BUSY}}$ pin is an output if the part is Master (IDT7130), and the $\overline{\text{BUSY}}$ pin is an input if the part is a Slave (IDT7140) as shown in Figure 3. Figure 3. Busy and chip enable routing for both width and depth expansion with IDT7130 (Master) and IDT7140 (Slave)RAMs. If two or more master parts were used when expanding in width, a split decision could result with one master indicating busy on one side of the array and another master indicating busy on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word. The BUSY arbitration, on a Master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a BUSY flag to be output from the master before the actual write pulse can be initiated with either the R/W signal or the byte enables. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave. ## **Ordering Information** #### NOTES: Industrial temperature range is available on selected PLCC packages in standard temperature. For other speeds, packages and powers contact your sales office. ## **Datasheet Document History** 3/15/99: Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Pages 2 and 3 Added additional notes to pin configurations 6/8/99: Changed drawing format 8/2/99: Page 2 Corrected package number in note 3 **CORPORATE HEADQUARTERS** 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-5166 fax: 408-492-8674 www.idt.com for Tech Support: 831-754-4613 DualPortHelp@idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc.