# Advanced AD/DA converters

#### Overview

Pietro Andreani Dept. of Electrical and Information Technology Lund University, Sweden

**ΔΣ DACs** 

Advanced AD/DA converters ΔΣ DACs

# Motivations

Commercially,  $\Delta\Sigma$  DACs are as important as  $\Delta\Sigma$  ADCs, if not more!

Motivation for noise shaping in DAC: same as in ADC: with 3V full scale and 18-bit resolution, LSB is approx.  $12uV \rightarrow maximum$  error should not be higher than  $\frac{1}{2}$  LSB  $\rightarrow$  impossible in a conventional Nyquist-rate DAC without trimming and/or very long conversion times

#### System overview

Below: typical implementation → interpolation filter IF: raises the sampling frequency to OSR·f<sub>N</sub> (allowing subsequent noise shaping), and suppresses the spectral replicas centered at  $f_N$ ,  $2f_N$ , ... (OSR-1) $f_N$  – this suppression reduces the out-of-band power at the input of the noise-shaping loop NL → good for the dynamic range of the NL, and analog LPF easier to make, since it needs to suppress less out-of-band noise, and also needs less linearity, since the amount of out-of-band noise that can be folded back into the baseband is smaller – suppression does not need to be very accurate, since truncation error in the NL will unavoidably introduce noise in the same frequency range



Why ΔΣ DACs

Architectures for ΔΣ DACs

Interpolation filters

Smoothing filters

# Spectra



# System overview

In principle, the  $\Delta\Sigma$  modulator is the same whether it is used for A/D or D/A conversion; however:

- 1) in D/A conversion, the  $\Delta\Sigma$  modulator contains only digital signals  $\rightarrow$  no internal data conversion is needed!
- 2) for this reason, data processing in the  $\Delta\Sigma$  loop is highly accurate, and is not affected by "analog" imperfections  $\rightarrow$  efficient implementation can be used which are impractical in analog modulators!!

All modulators discussed in A/D context (CIFB, etc) are applicable to D/A as well – of course, accumulators replace integrators, etc

Analogously, the designer has to solve the same issues on SNR vs. loop order, stability, optimum dynamic range, signal scaling, etc – the signal wordlength needed in the various locations of the loop must be carefully considered (usually the wordlength may be chosen shorter towards the output of the loop)

Hardware can be saved by choosing simple coefficients containing only a few terms, each term being a power of 2



The NL reduces the wordlength of the signal from 18b or more to 6b or less, down to 1b  $\,$ 

1 bit  $\rightarrow$  requirements on DAC linearity are greatly relaxed; however, the slew-rate requirements become very high, and the LPF filter harder to implement because of the high out-of-band noise – the overall trade-off between complexity, power consumption and chip area favors a multi-bit solution

The NL output is a faithful reproduction of the input in the baseband, plus a more or less large amount of truncation noise

The DAC is, ideally, a sample-and-hold stage  $\rightarrow$  *sinc* response

LPF must smooth the signal without introducing additional distortion (quite difficult for single-bit signals)

Advanced AD/DA converters

 $\Delta\Sigma$  DACs

#### (

#### Error-feedback loop

We have already seen that this architecture is not good in analog modulators (filter in the feedback path!) – however, very good in digital ones!

$$V(z) = U(z) + [1 - H_e(z)]E(z) \rightarrow STF = 1, NTF = 1 - H_e$$

1<sup>st</sup>-order  $\rightarrow$  *NTF* = 1- $z^{-1}$   $\rightarrow$   $H_e = z^{-1}$   $\rightarrow$  simple delay

2<sup>nd</sup>-order →  $H_e = z^{-1}(2-z^{-1})$  → two delays, 1 shift (implementing a multiplication by 2), and two adders



Instability causes the input to the truncator to grow beyond the range of the digital circuitry, resulting either in saturation of y(n) at the highest /lowest value, which is usually acceptable, or in wrap-around, when y(n) overflows, which must be avoided



#### Error feedback loop

Loop implementation



A digital limiter avoids signal overflow (with wrap-around and subsequent large errors) in higher-order loops



# MASH ΔΣ DACs – II

Alternative  $\rightarrow$  separate DAC in each stage  $\rightarrow$  less complicated DACs  $\rightarrow$  analog mismatch results in leakage of 1<sup>st</sup>-stage truncation error to the output, but does not effect the linearity of the conversion, since the signal is present only in the first loop, and therefore the linearity is determined by the 1<sup>st</sup>-stage DAC

If DAC2 before  $H_2 \rightarrow$  resolution of DAC2 can be reduced to 1b (as for DAC1), but an analog  $H_2$  cannot reproduce NTF<sub>1</sub> in a perfect way (however, zeros of  $H_2$  at dc can be realized very accurately in the analog domain with series capacitors in the signal path!)



# MASH $\Delta\Sigma$ DACs

MASH  $\Delta\Sigma$  DACs predate MASH  $\Delta\Sigma$  ADCs!

Here: 1-1 MASH

Post-filter H<sub>1</sub> replicates STF<sub>2</sub>  $\rightarrow$  simple delay  $\rightarrow$  wordlength does not need to be increased; however, H<sub>2</sub> reproduced NTF<sub>1</sub>  $\rightarrow$  increases the wordlength n<sub>2</sub> of signal v<sub>2</sub>  $\rightarrow$  H<sub>1</sub>V<sub>1</sub>+H<sub>2</sub>V<sub>2</sub> further increases the output wordlength  $\rightarrow$  multi-bit output  $\rightarrow$  multi-bit DAC needed



## MASH $\Delta\Sigma$ DACs – III

Other option: split H<sub>2</sub> into a digital stage preceding DAC2, and an analog stage following DAC2  $\rightarrow$  the large truncation noise receives full shaping from NTF<sub>2</sub> and H<sub>2</sub>, while the much smaller noise caused by DAC2 errors will be shaped only by the analog part of H<sub>2</sub>  $\rightarrow$  this scheme is more accurate than having a fully analog H<sub>2</sub>



Data Converters

Data Converters

# Multi-bit internal DACs

The parameters of the digital loop in  $\Delta\Sigma$  DACs are much more accurately controlled than those in the analog loop in  $\Delta\Sigma$  ADCs  $\rightarrow$  some of the basic arguments for multi-bit quantization in ADCs (e.g. slew-rate in opamps, non-linearity, clock jitter, etc.) are not applicable in  $\Delta\Sigma$  DACs!! Nevertheless, the stability issue is still present, and another one emerges: the desire of relaxed requirements on the analog smoothing filter (LPF) following the DAC  $\rightarrow$  for a single-bit DAC, the input to the LPF is a fast-slewing two-level voltage, with most of the power contained in the large out-of-band q-noise  $\rightarrow$  this noise must be filtered without appreciable distortion, otherwise the large out-of-band noise will be folded in-band; also, clock jitter will modulate the DAC output  $\rightarrow$  the problems of single-bit modulations are shifted onto the analog back-end!

LPF for single-bit  $\rightarrow$  e.g. cascade of 1) a high-order SC filter, 2) a SC buffer stage, and 3) a CT post-filter stage  $\rightarrow$  power hungry!

Nowadays multi-bit  $\Delta\Sigma$  DACs are more popular  $\rightarrow$  same linearization techniques as with  $\Delta\Sigma$  ADCs  $\rightarrow$  treated in the next slides

#### Data Converters

 $\Delta\Sigma$  DACs

# **Dual-truncation MASH**

Single-bit in the D/A conversion of the signal; multi-bit in the D/A of the qerror – noise shaping in both stages



### Dual-truncation DAC topology

Single-bit in the D/A conversion of the signal; multi-bit in the D/A of the qerror – topology similar to the Leslie-Singh A/D, the large  $e_1$  is cancelled at the output

The non-linearity of the M-bit DAC is shaped by  $H_2$ , which duplicates the NTF of the 1b loop  $\rightarrow$  in-band power of non-linearity is suppressed



#### **Dual-truncation 2-1 MASH DAC**

 $C_1$  implements the 1-bit DAC;  $C_2$ ,  $C_3$  and  $C_4$  implement the analog filter  $H_2$ Both loops are of the error-feedback kind: the first loop has a 2<sup>nd</sup>-order loop filter with a pole at z=0.5 (improved stability); the 2<sup>nd</sup> loop has a simple 1<sup>st</sup>-order filter



### Single-stage dual-truncation DAC

Again, very similar to the ADC counterpart – ideally, the large 1-bit truncation error is cancelled at the output, while the use of a 1-bit DAC results in linear operation – mismatch between ideal and real  $H_4$  and  $H_5$  results in an imperfect cancellation of the 1-bit truncation error, but linearity is preserved



# Segmented $\Delta\Sigma$ DAC

An obvious solution is to adopt a segmented architecture: 6 bits are obtained as 3 MSBs + 3 LSBs – the two segments are both thermometer-coded and scrambled – the complexity is  $2 \cdot 2^3 = 16$  instead of  $2^6 = 64$ 

The problem is that both the MSB and the LSB signals have large distortion components (truncation is a strongly non-linear operation!) that ideally cancel each other if they are recombined exactly – however, the MSB DAC will not be exactly 8 times the LSB DAC  $\rightarrow$  large distortion unavoidable (independently of the scrambling of the individual DACs)



ΔΣ DACs

**Data Converters** 

#### Issues in multi-bit $\Delta\Sigma$ DACs

Multi-bit  $\Delta\Sigma$  ADCs: the number of bits N is generally not larger than 4, since for N=5 the internal ADC needs 32 comparators with associated circuitry ( $\rightarrow$  substantial extra power consumption and silicon area) – thus, N=2-4, and the complexity of the feedback DAC + digital circuitry for DEM is low, no need for simplification

Multi-bit  $\Delta\Sigma$  DACs: no internal ADC is required  $\rightarrow N > 4$  can be chosen – however, DAC and error-correction circuitry grows exponentially with N  $\rightarrow N > 4$  is again impractical

To simplify analog filtering, we would like to have N > 4  $\rightarrow$  possible approaches discussed in the following, in terms of a 2<sup>nd</sup>-order 6-bit  $\Delta\Sigma$  DAC

#### Data Converters

ΔΣ DACs

#### Possible solution

This problem can be overcome by cascading a 1<sup>st</sup>-order modulator to the main modulator, reducing the wordlength from 6 to 4 bits and shaping the "segmented" signals – if MOD1 has NTF=H<sub>1</sub> and truncation error E<sub>1</sub>, the two segmented signals are the 4-bit output B = A + H<sub>1</sub>E<sub>1</sub> of the 1<sup>st</sup>-order loop, and C = -H<sub>1</sub>E<sub>1</sub>, which is the (negative of) the 3-bit shaped truncation error of the same loop – the analog output is ideally B+C = A, as required

The complexity is  $2^3 + 2^4 = 24$  (still much lower than  $2^6 = 64$ ), and both B and C are shaped signals  $\rightarrow$  mismatch in the recombination will result in some additional in-band noise, but not distortion – for an OSR of 128, a 1% DAC element mismatch error still allows an SNR of 110dB



Data Converters

#### Other possible solution

Simple 1<sup>st</sup>-order noise-shaping loop (without segmentation as in the previous example): the L-bit LSB word is compressed into a B-bit word by an error-feedback loop and fed to an adder – if N=6 and L=4 we can have B=2, which, combined with the 2-bit MSB, results in a 4-bit DAC – with a high OSR, the accuracy may be sufficient



# At power-up

Power-up calibration with auxiliary 1-bit ADC: a digital M-bit counter generates all input codes for the M-bit DAC ( $2^{M}$  codes), and each code is held at the DAC input at least  $2^{N}$  clock periods, where N is the required linearity (in bits) of the DAC; the DAC output is converted by the ADC into a single-bit data stream, whose dc average is the DAC output in digital form – a digital LPF recovers this dc value, which is stored into the RAM at the address given by the counter output

Several other (background) calibration schemes are possible, as clear from a very reach literature on the subject



#### Digital correction

Power-up calibration: the RAM stores the digital equivalent of the *actual* analog outputs of the DAC for all codes – the circuit works as follows:

1) RAM and DAC have the same input  $\rightarrow$  therefore, RAM and DAC must have the same output, since the RAM contains the actual outputs of the DAC

2) The feedback loop forces the in-band signal of the RAM output to follow the digital input u

3) Therefore, the DAC output must follow (in-band) the digital input *u* !



# To summarize: single-bit or multi-bit $\Delta\Sigma$ DAC ?

Single-bit: much simpler internal DAC structure, no need for thermometer coding and digital mismatch shaping

Multi-bit: several advantages:

- simpler noise-shaping loop, since more aggressive NTF can be used and truncation error is reduced;
- less or no dithering, since tones are less likely to be generated (and since the amplitude of dithering is typically ½ LSB, which is (much) smaller in a multi-bit quantizer;
- much simpler analog smoothing filter, since slewing and out-of-band noise in the DAC output are much reduced – also, the sensitivity to clock jitter is reduced, due to the reduced step size

All in all, it seems that the advantages of a multi-bit approach outweigh the disadvantages

#### Interpolation filter

Usually, multi stage interpolation filter – as an example, the interpolation filter (IF) in the 18-bit audio  $\Delta\Sigma$  DAC below (single-bit internal DAC, published 1991)



# Interpolation – II

On the other hand,  $S(e^{j\omega})$  is periodic with period  $2\pi$ , which means that  $S_{int}(e^{j\omega}) = S(e^{jL\omega})$  contains L replicas of the spectrum of  $S(e^{j\omega})$ , placed at

$$\omega = 0 - \frac{2\pi}{L}, \quad \frac{2\pi}{L} - \frac{4\pi}{L}, \quad \dots \quad \frac{2\pi(L-1)}{L} - 2\pi$$



### Interpolation





#### Interpolation filter

The IF must suppress all replicas of the spectrum between baseband and  $OSR \cdot f_s$ , where  $f_s$  is the sampling frequency of the digital input signal  $\rightarrow$  this improves the dynamic range of the noise-shaping loop, and eases the selectivity and linearity requirements of the analog smoothing filter

Not all unwanted bands need to be completely cancelled, since truncation noise will be present at higher frequencies anyway

In principle, we can go from  $f_s$  to OSR  $f_s$  in one step, and carry out all filtering at this frequency  $\rightarrow$  not optimal, since all digital circuits would operate at the highest speed: higher power consumption and higher digital noise  $\rightarrow$  interpolation is done in several steps, with the most filtering at low frequencies

Typically, the first stage of the IF is operated at  $2 \cdot f_{s}$ , and suppresses the odd-order images of the original Nyquist-rate signal – the requirements on this filter stage are very tough: it needs a very flat passband with a very small gain variation (here: 0.001dB!), and a very sharp cutoff in order to suppress the adjacent image, which is very close!

# Half-band filters

The 1<sup>st</sup> filter stage is a 125-tap half-band FIR filter  $\rightarrow$  every 2<sup>nd</sup> tap weight is zero (apart the central one)  $\rightarrow$  very economical implementation

Half-band filters are symmetrical around  $f_s/4$ : pass-band and stop-band must be symmetrical, and the ripple is the same in the two bands – this limitations are ok for the interpolation-by-2 needed here (also the 2<sup>nd</sup> and 3<sup>rd</sup> stages are half-band filters)





#### Interpolation filter

The 2<sup>nd</sup> stage can have a much less abrupt transition  $\rightarrow$  25-tap half-band

The  $3^{rd}$  stage has even more relaxed specifications  $\rightarrow$  4-tap half-band

Finally, the last stage is just a digital S&H stage, where one sample is held 8 times at the 8-times-higher output frequency  $\rightarrow$  additional 1<sup>st</sup>-order sinc filtering with first notch at the frequency of the S&H (i.e., 8 times the original frequency)

FIR filter are very popular in audio because they can have a perfectly flat group delay (i.e. a perfectly linear in-band phase response) – IIR filter are less common, even though they can provide a higher stop-band attenuation for a given hardware complexity























## Post filtering

The constant group-delay feature must be preserved in audio  $\rightarrow$  linear-phase post-filtering, or quasi-linear-phase + compensation in the digital interpolation filter

Post-filtering is particularly tough in single-bit implementations – if a conventional CT active filter is used, its opamps (or transconductors) would need an impractically high slew-rate to avoid signal-dependent slewing (= distortion)

Other linearity issue: the waveforms generated by the DAC are themselves not perfect: the periodic samples x(nT) of x(t) may be (almost) ideal, while x(t) may contain harmonics (again, due to finite slew-rate and other limitations in the DAC)

A switched-capacitor (SC) filter as first post-filtering stage alleviates both problems

#### Data Converters

ΔΣ DACs

# SC filter

In a SC filter a limited slew rate is not a problem, as long as the slew rate (together with the linear settling that follows slewing) is high enough to yield a correct output

$$y(nT) = y(nT-T) + \frac{C_1}{C_2}x(nT-T)$$

at the end of the sampling period – the intermediate non-linear slewing does not matter (which would not be true in the case of a CT filter)



#### Post filtering

A sampled-data SC filter needs only x(nT) as input signal, and can remove most of the high-frequency power of x(nT), thus reducing the step size at the output  $\rightarrow$  when the step is small enough, a CT active filter can perform the final smoothing



#### SC filter topology

A cascade of biquads is a very popular approach in any filter design – however, while the noise source  $n_{i2}$  in each biquad is shaped by the integrator  $I_{i1}$ , the noise source  $n_{i1}$  is not shaped, and is referred to the filter input by dividing it by  $|H_iH_2...H_i|^2$ , which is  $\leq 1$  because of dynamic range scaling  $\rightarrow$  the  $n_{i1}$  from all biquads is not shaped, very bad if we desire a very high SNR!  $\rightarrow$  the topology in (b) is much better, and that in (c) allows the realization of finite transmission zeros as well



